An area-efficient high-throughput hybrid interconnection network for single-chip parallel processing
Title | An area-efficient high-throughput hybrid interconnection network for single-chip parallel processing |
Publication Type | Conference Papers |
Year of Publication | 2008 |
Authors | Balkan AO, Qu G, Vishkin U |
Conference Name | Proceedings of the 45th annual Design Automation Conference |
Date Published | 2008/// |
Publisher | ACM |
Conference Location | New York, NY, USA |
ISBN Number | 978-1-60558-115-6 |
Keywords | hybrid networks, mesh-of-trees, on-chip networks |
Abstract | Single-chip parallel processing requires high bandwidth between processors and on-chip memory modules. A recently proposed Mesh-of-Trees (MoT) network provides high throughput and low latency at relatively high area cost. In this paper, we introduce a hybrid MoT-BF network that combines MoT network with the area efficient butterfly network. We prove that the hybrid network reduces MoT network's area cost. Cycle-accurate simulation and post-layout results all show that significant area reduction can be achieved with negligible performance degradation, when operating at same clock rate. |
URL | http://doi.acm.org/10.1145/1391469.1391583 |
DOI | 10.1145/1391469.1391583 |